Skip to Main Content (Press Enter)

Logo UNIMORE
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze

UNI-FIND
Logo UNIMORE

|

UNI-FIND

unimore.it
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze
  1. Pubblicazioni

Design and evaluation of mixed 3T-4T FinFET stacks for leakage reduction

Contributo in Atti di convegno
Data di Pubblicazione:
2009
Citazione:
Design and evaluation of mixed 3T-4T FinFET stacks for leakage reduction / Agostinelli, M; Alioto, M; Esseni, David; Selmi, Luca. - 5349:(2009), pp. 31-41. ( 18th International Workshop on Power and Timing Modeling, Optimization and Simulation, PATMOS 2008 Lisbon, prt settembre) [10.1007/978-3-540-95948-9_4].
Abstract:
In this paper, FinFET stacks consisting of mixed three- (3T) and four-terminal (4T) devices are analyzed in terms of leakage. A novel figure of merit is introduced, and closed-form leakage models are derived. Analytical results are used to derive simple design criteria to minimize the leakage by properly mixing 3T and 4T devices in transistor stacks. The comparison with a bulk technology shows that properly designed FinFET circuits are able to reduce the leakage by one or two orders of magnitude.
Tipologia CRIS:
Relazione in Atti di Convegno
Elenco autori:
Agostinelli, M; Alioto, M; Esseni, David; Selmi, Luca
Autori di Ateneo:
SELMI LUCA
Link alla scheda completa:
https://iris.unimore.it/handle/11380/1163014
Titolo del libro:
Proceedings of the International Workshop on Power And Timing Modeling, Optimization and Simulation (PATMOS)
Pubblicato in:
LECTURE NOTES IN COMPUTER SCIENCE
Journal
LECTURE NOTES IN COMPUTER SCIENCE
Series
  • Utilizzo dei cookie

Realizzato con VIVO | Designed by Cineca | 26.4.5.0