Skip to Main Content (Press Enter)

Logo UNIMORE
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze

UNI-FIND
Logo UNIMORE

|

UNI-FIND

unimore.it
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze
  1. Pubblicazioni

Experimental and numerical assessment of gate-lag phenomena in AlGaAs-GaAs heterostructure field-effect transistors (FETs)

Articolo
Data di Pubblicazione:
2003
Citazione:
Experimental and numerical assessment of gate-lag phenomena in AlGaAs-GaAs heterostructure field-effect transistors (FETs) / Verzellesi, Giovanni; Mazzanti, Andrea; Basile, Alberto Francesco; A., Boni; E., Zanoni; Canali, Claudio. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - STAMPA. - 50:8(2003), pp. 1733-1740. [10.1109/TED.2003.815134]
Abstract:
Gate-lag effects are characterized in AIGaAs-GaAs heterostructure field-effect transistors (HFETs) by means of measurements and numerical device simulations. Gate lag increasingly affects device switching at increasing ungated recess extension, suggesting that responsible deep levels be located at the ungated, recess surface of the HFET. Gate lag diminishes by making the off-state gate-source voltage less negative and by increasing the drain bias. Increasing the temperature makes the turn-on transient faster at low drain bias, while slightly delaying it at high drain bias. Numerical device simulations accounting for acceptor-like traps at the ungated surface predict gate-lag phenomena in good agreement with experiments, reproducing correctly the observed bias and temperature dependences. Simulations show that surface states behave, during the turn-on transient, as hole traps capturing holes attracted at the ungated surface by the negative trapped charge.
Tipologia CRIS:
Articolo su rivista
Keywords:
Gallium compounds; Semiconductor device measurements; Semiconductor device modeling; Transient response;
Elenco autori:
Verzellesi, Giovanni; Mazzanti, Andrea; Basile, Alberto Francesco; A., Boni; E., Zanoni; Canali, Claudio
Autori di Ateneo:
VERZELLESI Giovanni
Link alla scheda completa:
https://iris.unimore.it/handle/11380/612770
Pubblicato in:
IEEE TRANSACTIONS ON ELECTRON DEVICES
Journal
  • Utilizzo dei cookie

Realizzato con VIVO | Designed by Cineca | 26.4.5.0