Skip to Main Content (Press Enter)

Logo UNIMORE
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze

UNI-FIND
Logo UNIMORE

|

UNI-FIND

unimore.it
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze
  1. Pubblicazioni

A new compact DC model of floating gate memory cells without capacitive coupling coefficients

Articolo
Data di Pubblicazione:
2002
Citazione:
A new compact DC model of floating gate memory cells without capacitive coupling coefficients / Larcher, Luca; Pavan, Paolo; S., Pietri; L., Albani; A., Marmiroli. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - STAMPA. - 49:2(2002), pp. 301-307. [10.1109/16.981221]
Abstract:
This paper presents for the first time a new compact SPICE model of floating gate nonvolatile memory cells capable to reproduce effectively its complete dc electrical behavior in every bias conditions. This model features many advantages compared to previous ones: it is simple and easy to implement since it uses SPICE circuit elements, is scalable, and its computational time is not excessive. It is based on a new procedure that calculates the floating gate voltage without using fixed capacitive coupling coefficients, thus improving the floating gate voltage estimate that is fundamental for the correct modeling of cell operations. Moreover, this model requires only the usual parameters adopted for SPICE-like models of MOS transistors plus the floating gate-control gate capacitance, making it very attractive to industry as the same parameter extraction procedure used for MOS transistors can be directly applied. The model we propose has been validated on (EPROM)-P-2 and Flash memory cells manufactured in existing technology (0.35 mum and 0.25 mum) by STMicroelectronics.
Tipologia CRIS:
Articolo su rivista
Keywords:
Flash memory; compact modeling; Spice-like simulation
Elenco autori:
Larcher, Luca; Pavan, Paolo; S., Pietri; L., Albani; A., Marmiroli
Autori di Ateneo:
PAVAN Paolo
Link alla scheda completa:
https://iris.unimore.it/handle/11380/304850
Pubblicato in:
IEEE TRANSACTIONS ON ELECTRON DEVICES
Journal
  • Utilizzo dei cookie

Realizzato con VIVO | Designed by Cineca | 26.4.5.0