Assessment of InAs/AlGaSb Tunnel-FET Virtual Technology Platform for Low-Power Digital Circuits
Articolo
Data di Pubblicazione:
2016
Citazione:
Assessment of InAs/AlGaSb Tunnel-FET Virtual Technology Platform for Low-Power Digital Circuits / Strangio, Sebastiano; Palestri, Pierpaolo; Lanuzza, Marco; Crupi, Felice; Esseni, David; Selmi, Luca. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - ELETTRONICO. - 63:7(2016), pp. 2749-2756. [10.1109/TED.2016.2566614]
Abstract:
In this work, a complementary InAs/Al0.05Ga0.95Sb
tunnel field-effect-transistor (TFET) virtual technology platform
is benchmarked against the projection to the CMOS FinFET
10-nm node, by means of device and basic circuit simulations.
The comparison is performed in the ultralow voltage regime
(below 500 mV), where the proposed III–V TFETs feature
ON-current levels comparable to scaled FinFETs, for the same
low-operating-power OFF-current. Due to the asymmetrical
n- and p-type I–Vs, trends of noise margins and performances
are investigated for different Wp/Wn ratios. Implications of the
device threshold voltage variability, which turned out to be
dramatic for steep slope TFETs, are also addressed.
Tipologia CRIS:
Articolo su rivista
Keywords:
III–V; full-adder; tunnel field effect transistor
(TFET); very large scale integration (VLSI).
Elenco autori:
Strangio, Sebastiano; Palestri, Pierpaolo; Lanuzza, Marco; Crupi, Felice; Esseni, David; Selmi, Luca
Link alla scheda completa:
Pubblicato in: