Skip to Main Content (Press Enter)

Logo UNIMORE
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze

UNI-FIND
Logo UNIMORE

|

UNI-FIND

unimore.it
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze
  1. Pubblicazioni

Experimental Characterization of Statistically Independent Defects in Gate Dielectrics - Part I: Description and Validation of the Model

Articolo
Data di Pubblicazione:
2005
Citazione:
Experimental Characterization of Statistically Independent Defects in Gate Dielectrics - Part I: Description and Validation of the Model / Driussi, Francesco; F., Widdershoven; Esseni, David; Selmi, Luca; M., Van Duuren. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - 52:5(2005), pp. 942-948. [10.1109/TED.2005.846349]
Abstract:
A general statistical model to describe the generation of statistically independent defects in gate dielectrics is presented. In this first paper, the general model, suitable for different types of defects, is developed to describe the stress-induced oxide traps and the statistical properties of the trap-assisted tunneling current (TAT). With our model, it is possible to study the stress-induced leakage current statistics on large Flash memory arrays, to extract information about the number of generated defects, and to reconstruct the probability density distribution (PDD) of the gate current due to the single trap. We validated the statistical model by means of a Monte Carlo simulator developed to describe the oxide trap generation and the TAT statistics in large Flash memory arrays. In Part II, we applied the statistical model to experimental data measured on Flash memory arrays and we verified the possibility of studying, with our model, the trap generation dynamics and the PDD of the gate current produced by the single oxide defect.
Tipologia CRIS:
Articolo su rivista
Keywords:
Probability density distribution (PDD); stress-induced leakage current (SILC); statistical model; stress-induced oxide traps; trap-assisted tunneling (TAT)
Elenco autori:
Driussi, Francesco; F., Widdershoven; Esseni, David; Selmi, Luca; M., Van Duuren
Autori di Ateneo:
SELMI LUCA
Link alla scheda completa:
https://iris.unimore.it/handle/11380/1163202
Pubblicato in:
IEEE TRANSACTIONS ON ELECTRON DEVICES
Journal
  • Utilizzo dei cookie

Realizzato con VIVO | Designed by Cineca | 26.4.5.0