Does Multi Trap Assisted Tunneling Explain the Oxide Thickness Dependence of the Statistics of SILC in FLASH Memory Arrays ?
Conference Paper
Publication Date:
2006
Short description:
Does Multi Trap Assisted Tunneling Explain the Oxide Thickness Dependence of the Statistics of SILC in FLASH Memory Arrays ? / Vianello, E; Driussi, Francesco; Esseni, David; Selmi, Luca; Van Duuren, M; Widdershoven, F.. - STAMPA. - 2006-:(2006), pp. 403-406. ( ESSDERC 2006 - 36th European Solid-State Device Research Conference Montreux, che 18-22/09/2006) [10.1109/ESSDER.2006.307723].
abstract:
In this paper, we analyze the experimental SILC statistical
data at low stress reported in [5]. To this purpose we developed
an analytical physical model to study the statistical distribution of the
TAT current due to single and multiple traps in the gate oxide of a
Floating Gate memory cell. We modeled also the generation dynamics
of conductive percolation paths due to more traps and we simulated
the SILC statistical distribution in the memory cell. This study points
out the differences in the statistical behavior of the TAT current due to
defects formed by single and multiple traps.
Iris type:
Relazione in Atti di Convegno
List of contributors:
Vianello, E; Driussi, Francesco; Esseni, David; Selmi, Luca; Van Duuren, M; Widdershoven, F.
Book title:
Proceedings of the European Solid State Device Research Conference (ESSDERC)
Published in: