Skip to Main Content (Press Enter)

Logo UNIMORE
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze

UNI-FIND
Logo UNIMORE

|

UNI-FIND

unimore.it
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze
  1. Pubblicazioni

Comparison of modeling approaches for the capacitance-voltage and current voltage characteristics of advanced gate stacks

Articolo
Data di Pubblicazione:
2007
Citazione:
Comparison of modeling approaches for the capacitance-voltage and current voltage characteristics of advanced gate stacks / Palestri, Pierpaolo; N., Barin; D., Brunel; C., Busseret; A., Campera; P. A., Childs; Driussi, Francesco; C., Fiegna; G., Fiori; R., Gusmeroli; G., Iannaccone; M., Karner; H., Kosina; A. L., Lacaita; E., Langer; B., Majkusiak; C., Monzio Compagnoni; A., Poncet; E., Sangiorgi; Selmi, Luca; A. S., Spinelli; J., Walczak. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - 54:1(2007), pp. 106-114. [10.1109/TED.2006.887226]
Abstract:
In this paper, we compare the capacitance-voltage and current-voltage characteristics of gate stacks calculated with different simulation models developed by seven different research groups, including open and closed boundaries approaches to solve the Schrodinger equation inside the stack. The comparison has been carried out on template device structures, including pure SiO2 dielectrics and high-kappa, stacks, forcing the use of the same physical parameters in all models. Although the models are based on different modeling assumptions, the discrepancies among results in terms of capacitance and leakage current are small. These discrepancies have been carefully investigated by analyzing the individual modeling parameters and the internal quantities (e.g., tunneling probabilities and subband energies) contributing to current and capacitance.
Tipologia CRIS:
Articolo su rivista
Keywords:
gate leakage; gate stacks; high-kappa dielectric materials; tunneling
Elenco autori:
Palestri, Pierpaolo; N., Barin; D., Brunel; C., Busseret; A., Campera; P. A., Childs; Driussi, Francesco; C., Fiegna; G., Fiori; R., Gusmeroli; G., Iannaccone; M., Karner; H., Kosina; A. L., Lacaita; E., Langer; B., Majkusiak; C., Monzio Compagnoni; A., Poncet; E., Sangiorgi; Selmi, Luca; A. S., Spinelli; J., Walczak
Autori di Ateneo:
PALESTRI Pierpaolo
SELMI LUCA
Link alla scheda completa:
https://iris.unimore.it/handle/11380/1163434
Pubblicato in:
IEEE TRANSACTIONS ON ELECTRON DEVICES
Journal
  • Utilizzo dei cookie

Realizzato con VIVO | Designed by Cineca | 26.4.5.0