Skip to Main Content (Press Enter)

Logo UNIMORE
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze

UNI-FIND
Logo UNIMORE

|

UNI-FIND

unimore.it
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze
  1. Pubblicazioni

Reliability of Logic-in-Memory Circuits in Resistive Memory Arrays

Articolo
Data di Pubblicazione:
2020
Citazione:
Reliability of Logic-in-Memory Circuits in Resistive Memory Arrays / Zanotti, T.; Zambelli, C.; Puglisi, F. M.; Milo, V.; Perez, E.; Mahadevaiah, M. K.; Ossorio, O. G.; Wenger, C.; Pavan, P.; Olivo, P.; Ielmini, D.. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - 67:11(2020), pp. 4611-4615. [10.1109/TED.2020.3025271]
Abstract:
Logic-in-memory (LiM) circuits based on resistive random access memory (RRAM) devices and the material implication logic are promising candidates for the development of low-power computing devices that could fulfill the growing demand of distributed computing systems. However, these circuits are affected by many reliability challenges that arise from device nonidealities (e.g., variability) and the characteristics of the employed circuit architecture. Thus, an accurate investigation of the variability at the array level is needed to evaluate the reliability and performance of such circuit architectures. In this work, we explore the reliability and performance of smart IMPLY (SIMPLY) (i.e., a recently proposed LiM architecture with improved reliability and performance) on two 4-kb RRAM arrays based on different resistive switching oxides integrated in the back end of line (BEOL) of the 0.25-μm BiCMOS process. We analyze the tradeoff between reliability and energy consumption of SIMPLY architecture by exploiting the results of an extensive array-level variability characterization of the two technologies. Finally, we study the worst case performance of a full adder implemented with the SIMPLY architecture and benchmark it on the analogous CMOS implementation.
Tipologia CRIS:
Articolo su rivista
Keywords:
Back end of line (BEOL); full adder (FA); logic-in-memory (LiM); resistive random access memory (RRAM); smart IMPLY (SIMPLY)
Elenco autori:
Zanotti, T.; Zambelli, C.; Puglisi, F. M.; Milo, V.; Perez, E.; Mahadevaiah, M. K.; Ossorio, O. G.; Wenger, C.; Pavan, P.; Olivo, P.; Ielmini, D.
Autori di Ateneo:
PAVAN Paolo
PUGLISI Francesco Maria
ZANOTTI TOMMASO
Link alla scheda completa:
https://iris.unimore.it/handle/11380/1227673
Pubblicato in:
IEEE TRANSACTIONS ON ELECTRON DEVICES
Journal
  • Utilizzo dei cookie

Realizzato con VIVO | Designed by Cineca | 26.4.5.0