Benchmarking of 3-D MOSFET Architectures: Focus on the Impact of Surface Roughness and Self-Heating
Academic Article
Publication Date:
2018
Short description:
Benchmarking of 3-D MOSFET Architectures: Focus on the Impact of Surface Roughness and Self-Heating / Badami, O.; Lizzit, D.; Driussi, F.; Palestri, P.; Esseni, D.. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - 65:9(2018), pp. 3646-3653. [10.1109/TED.2018.2857509]
abstract:
Tremendous improvements in the fabrication
technology have allowed to scale the physical dimensions
of the transistors and also to develop different promising
3-D architectures that may allow continuing Moore’s law.
In this paper, we perform a comparative delay analysis of different
3-D device architectures and study the impact of surface
roughness and self-heating on the on-current using a
comprehensive in-house simulation framework comprising
Schrödinger, Poisson, and Boltzmann transport equation
solvers and comprising relevant scattering mechanisms
and self-heating. Our results highlight that parasitic capacitance
can alter the relative ranking of the architectures from
delay point of view. We demonstrate that surface roughness
can cause architectureand material-dependentcurrent
degradation, and hence, it is necessary to account for it in
simulation-based benchmarking different architectures.
Iris type:
Articolo su rivista
Keywords:
FinFETs; nanowire FETs; self-heating; stacked-nanowire FETs; surface roughness scattering; Electronic; Optical and Magnetic Materials; Electrical and Electronic Engineering
List of contributors:
Badami, O.; Lizzit, D.; Driussi, F.; Palestri, P.; Esseni, D.
Full Text:
Published in: