Skip to Main Content (Press Enter)

Logo UNIMORE
  • ×
  • Home
  • Degree programmes
  • Modules
  • Jobs
  • People
  • Research Outputs
  • Academic units
  • Third Mission
  • Projects
  • Skills

UNI-FIND
Logo UNIMORE

|

UNI-FIND

unimore.it
  • ×
  • Home
  • Degree programmes
  • Modules
  • Jobs
  • People
  • Research Outputs
  • Academic units
  • Third Mission
  • Projects
  • Skills
  1. Research Outputs

Engineering Barrier and Buffer Layers in InGaAs Quantum-Well MOSFETs

Academic Article
Publication Date:
2012
Short description:
Engineering Barrier and Buffer Layers in InGaAs Quantum-Well MOSFETs / Morassi, Luca; Verzellesi, Giovanni; Han, Zhao; Jack C., Lee; Dmitry, Veksler; Gennadi, Bersuker. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - STAMPA. - 59:12(2012), pp. 3651-3654. [10.1109/TED.2012.2219534]
abstract:
Properties of InGaAs buried-channel quantum-well MOSFETs affected by the barrier and buffer layers are analyzed by numerical simulations to assist device engineering and optimization. The interplay between the charge-neutrality level position at the barrier/dielectric interface and conduction band discontinuity at the barrier/channel interface is shown to critically impact the achievement of an enhancement-mode device with full turn-on. A p-doped buffer is found to be a more suitable option than the standard unintentionally doped buffers to control short-channel effects.
Iris type:
Articolo su rivista
Keywords:
Buffer optimization; InGaAs; interface traps; III–V MOSFETs
List of contributors:
Morassi, Luca; Verzellesi, Giovanni; Han, Zhao; Jack C., Lee; Dmitry, Veksler; Gennadi, Bersuker
Authors of the University:
VERZELLESI Giovanni
Handle:
https://iris.unimore.it/handle/11380/902891
Published in:
IEEE TRANSACTIONS ON ELECTRON DEVICES
Journal
  • Use of cookies

Powered by VIVO | Designed by Cineca | 26.4.5.0