Skip to Main Content (Press Enter)

Logo UNIMORE
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze

UNI-FIND
Logo UNIMORE

|

UNI-FIND

unimore.it
  • ×
  • Home
  • Corsi
  • Insegnamenti
  • Professioni
  • Persone
  • Pubblicazioni
  • Strutture
  • Terza Missione
  • Attività
  • Competenze
  1. Pubblicazioni

A Comprehensive Gate and Drain Trapping/Detrapping Noise Model and Its Implications for Thin-Dielectric MOSFETs

Articolo
Data di Pubblicazione:
2021
Citazione:
A Comprehensive Gate and Drain Trapping/Detrapping Noise Model and Its Implications for Thin-Dielectric MOSFETs / Asanovski, R.; Palestri, P.; Caruso, E.; Selmi, L.. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - 68:10(2021), pp. 4826-4833. [10.1109/TED.2021.3104790]
Abstract:
We derive a complete set of expressions for the MOSFET gate and drain power spectral densities due to elastic and inelastic trapping/detrapping of channel carriers into the gate dielectric. Our calculations explain trapping/detrapping noise (TDN) in various FET operating regions and highlight trap's position-dependent terms, often neglected in the literature, which are instead important for devices with thin gate dielectrics. Furthermore, we show that TDN has a contribution to the gate current noise, correlated with the drain current fluctuations and we highlight the role of the transfer function between channel charge fluctuations and drain current on the noise characteristics. The model expressions are carefully validated by comparison with 2-D and 3-D TCAD simulations of scaled MOSFETs with different architectures (bulk, fully depleted-silicon-on-insulator (FD-SOI), FinFET), channel, and gate materials. Besides shedding new light on TDN, the results could enable trap density extraction from experimental samples with improved accuracy and pave the way to complete and accurate compact models for TDN in MOSFETs.
Tipologia CRIS:
Articolo su rivista
Keywords:
1/f; carrier number fluctuations; Dielectrics; Logic gates; low-frequency noise; Mathematical model; modeling; MOSFET; Semiconductor device modeling; Solid modeling; trapping-detrapping; traps.; Tunneling
Elenco autori:
Asanovski, R.; Palestri, P.; Caruso, E.; Selmi, L.
Autori di Ateneo:
PALESTRI Pierpaolo
SELMI LUCA
Link alla scheda completa:
https://iris.unimore.it/handle/11380/1253495
Pubblicato in:
IEEE TRANSACTIONS ON ELECTRON DEVICES
Journal
  • Dati Generali

Dati Generali

URL

https://ieeexplore.ieee.org/document/9520089
  • Utilizzo dei cookie

Realizzato con VIVO | Designed by Cineca | 26.4.5.0