Skip to Main Content (Press Enter)

Logo UNIMORE
  • ×
  • Home
  • Degree programmes
  • Modules
  • Jobs
  • People
  • Research Outputs
  • Academic units
  • Third Mission
  • Projects
  • Skills

UNI-FIND
Logo UNIMORE

|

UNI-FIND

unimore.it
  • ×
  • Home
  • Degree programmes
  • Modules
  • Jobs
  • People
  • Research Outputs
  • Academic units
  • Third Mission
  • Projects
  • Skills
  1. Research Outputs

A Comprehensive Gate and Drain Trapping/Detrapping Noise Model and Its Implications for Thin-Dielectric MOSFETs

Academic Article
Publication Date:
2021
Short description:
A Comprehensive Gate and Drain Trapping/Detrapping Noise Model and Its Implications for Thin-Dielectric MOSFETs / Asanovski, R.; Palestri, P.; Caruso, E.; Selmi, L.. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - 68:10(2021), pp. 4826-4833. [10.1109/TED.2021.3104790]
abstract:
We derive a complete set of expressions for the MOSFET gate and drain power spectral densities due to elastic and inelastic trapping/detrapping of channel carriers into the gate dielectric. Our calculations explain trapping/detrapping noise (TDN) in various FET operating regions and highlight trap's position-dependent terms, often neglected in the literature, which are instead important for devices with thin gate dielectrics. Furthermore, we show that TDN has a contribution to the gate current noise, correlated with the drain current fluctuations and we highlight the role of the transfer function between channel charge fluctuations and drain current on the noise characteristics. The model expressions are carefully validated by comparison with 2-D and 3-D TCAD simulations of scaled MOSFETs with different architectures (bulk, fully depleted-silicon-on-insulator (FD-SOI), FinFET), channel, and gate materials. Besides shedding new light on TDN, the results could enable trap density extraction from experimental samples with improved accuracy and pave the way to complete and accurate compact models for TDN in MOSFETs.
Iris type:
Articolo su rivista
Keywords:
1/f; carrier number fluctuations; Dielectrics; Logic gates; low-frequency noise; Mathematical model; modeling; MOSFET; Semiconductor device modeling; Solid modeling; trapping-detrapping; traps.; Tunneling
List of contributors:
Asanovski, R.; Palestri, P.; Caruso, E.; Selmi, L.
Authors of the University:
PALESTRI Pierpaolo
SELMI LUCA
Handle:
https://iris.unimore.it/handle/11380/1253495
Published in:
IEEE TRANSACTIONS ON ELECTRON DEVICES
Journal
  • Overview

Overview

URL

https://ieeexplore.ieee.org/document/9520089
  • Use of cookies

Powered by VIVO | Designed by Cineca | 26.4.5.0